

# **MP2235S** High-Efficiency, 3 A, 16 V, 800 kHz Synchronous Step-Down Converter

The Future of Analog IC Technology

# DESCRIPTION

The MP2235S is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a compact solution to achieve a 3 A continuous output current with excellent load and line regulation over a wide input supply range. The MP2235S has synchronous mode operation for higher efficiency over the output current load range.

Current mode operation provides fast transient response and eases loop stabilization.

Full protection features include over-current protection (OCP) and thermal shutdown (TSD).

The MP2235S requires a minimal number of readily available, standard, external components and is available in a space-saving 8-pin TSOT23 package.

# FEATURES

- Wide 4.5 V to 16 V Operating Input Range
- 120 m $\Omega$ /50 m $\Omega$  Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- High-Efficiency Synchronous Mode
   Operation
- Fixed 800 kHz Switching Frequency
- Synchronizes from a 300 kHz to a 2 MHz External Clock
- Power-Save Mode at Light Load
- External Soft-Start
- Over-Current Protection and Hiccup
- Thermal Shutdown
- Output Adjustable from 0.804 V
- Available in a 8-pin TSOT-23 Package

### **APPLICATIONS**

- Notebook Systems and I/O Power
- Digital Set-Top Boxes
- Flat-Panel Televisions and Monitors
- Distributed Power Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance.

"MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION





www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2015 MPS. All Rights Reserved.



### **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |  |
|--------------|----------|-------------|--|
| MP2235SGJ    | TSOT23-8 | See Below   |  |

\* For Tape & Reel, add suffix –Z (e.g. MP2235SGJ–Z)

## **TOP MARKING**

| AQAY

AQA: Product code of MP2235SGJ Y: Year code

# PACKAGE REFERENCE





### ABSOLUTE MAXIMUM RATINGS (1)

| V <sub>IN</sub>                              | 0.3 V to 17 V                        |
|----------------------------------------------|--------------------------------------|
| $V_{SW}$ 0.3 V (-5 V for <10 ns) to 17 V     | V (19 V for < 10 ns)                 |
| V <sub>BST</sub>                             |                                      |
| All other pins                               | -0.3 V to 6 V <sup>(2)</sup>         |
| Continuous power dissipation (T <sub>4</sub> | <sub>A</sub> = +25°C) <sup>(3)</sup> |
|                                              | 1.25 W                               |
| Junction temperature                         | 150°C                                |
| Lead temperature                             | 260°C                                |
| Storage temperature                          | -65°C to 150°C                       |
| Basammandad Operating C                      | onditions <sup>(4)</sup>             |

#### Recommended Operating Conditions (\*) Supply voltage (V<sub>IN</sub>) ......4.5 V to 16 V Output voltage (V<sub>OUT</sub>).....0.804 V to V<sub>IN</sub> x D<sub>MAX</sub> Operating junction temp. (T<sub>J</sub>)... -40°C to +125°C

#### Thermal Resistance (5) $\theta_{JA}$ $\theta_{JC}$ TSOT23-8...... 100 ..... 55... °C/W

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) For additional details on the absolute maximum rating of EN, please refer to the "Enable/SYNC Control" section on page 12.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_{\rm J}$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its 4) operating conditions.
- Measured on JESD51-7, 4-layer PCB. 5)



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12 V,  $T_J$  = -40°C to + 125°C<sup>(6)</sup>, typical value is tested at  $T_J$  = +25°C, unless otherwise noted.

| Parameter                                      | Symbol                     | Condition                                                     | Min | Тур | Max | Units           |
|------------------------------------------------|----------------------------|---------------------------------------------------------------|-----|-----|-----|-----------------|
|                                                |                            | V <sub>EN</sub> = 0 V, T <sub>J</sub> = + 25°C                |     |     | 1   | μA              |
| Supply current (shutdown)                      | I <sub>IN</sub>            | V <sub>EN</sub> = 0 V,<br>T <sub>J</sub> = -40°C to + 125°C   |     |     | 5   | μA              |
| Supply current (quiescent)                     | I <sub>q</sub>             | V <sub>EN</sub> = 2 V, V <sub>FB</sub> = 1 V                  |     | 0.5 | 1   | mA              |
| HS switch on resistance                        | HS <sub>RDS-ON</sub>       | V <sub>BST-SW</sub> = 5 V                                     |     | 120 |     | mΩ              |
| LS switch on resistance                        | LS <sub>RDS-ON</sub>       | $V_{\rm CC}$ = 5 V                                            |     | 50  |     | mΩ              |
| Switch leakage                                 | SW <sub>LKG</sub>          | $V_{EN} = 0 V, V_{SW} = 12 V \text{ or } 0 V$                 |     |     | 1   | μA              |
| Current limit                                  | I <sub>LIMIT</sub>         | Under 40% duty cycle                                          | 4   | 5   |     | Α               |
|                                                |                            | V <sub>FB</sub> = 0.75 V,T <sub>J</sub> = + 25°C              | 620 | 800 | 900 | kHz             |
| Oscillator frequency                           | f <sub>sw</sub>            | V <sub>FB</sub> = 0.75 V,<br>T <sub>J</sub> = -40°C to +125°C | 550 | 800 | 900 | kHz             |
| Foldback frequency                             | f <sub>FB</sub>            | V <sub>FB</sub> < 400 mV                                      |     | 0.5 |     | f <sub>SW</sub> |
| Maximum duty cycle                             | D <sub>MAX</sub>           | V <sub>FB</sub> = 700 mV                                      |     | 92  |     | %               |
| Minimum on time <sup>(7)</sup>                 | T <sub>ON_MIN</sub>        |                                                               |     | 40  |     | ns              |
| Sync frequency range                           | f <sub>SYNC</sub>          |                                                               | 0.3 |     | 2   | MHz             |
| Feedback voltage                               | V <sub>FB</sub>            | $T_J = 25^{\circ}C$                                           | 788 | 804 | 820 | mV              |
| T EEUDACK VOILAGE                              |                            | T <sub>J</sub> = -40°C to +125°C                              | 784 | 804 | 824 | mV              |
| Feedback current                               | I <sub>FB</sub>            | V <sub>FB</sub> = 830 mV                                      |     | 10  | 50  | nA              |
| EN rising threshold                            | V <sub>EN_RISING</sub>     |                                                               | 1   | 1.4 | 1.8 | V               |
| EN hysteresis                                  | V <sub>EN_Hysteresis</sub> |                                                               |     | 150 |     | mV              |
| EN input current                               | I <sub>EN</sub>            | V <sub>EN</sub> = 2 V                                         |     | 2   |     | μA              |
|                                                |                            | V <sub>EN</sub> = 0 V                                         |     | 0   |     | μA              |
| EN turn-off delay                              | EN <sub>td-off</sub>       |                                                               |     | 10  |     | μs              |
| VIN under-voltage lockout threshold—rising     | INUV <sub>Vth</sub>        |                                                               | 3.5 | 3.9 | 4.3 | V               |
| VIN under-voltage lockout threshold—hysteresis | INUV <sub>HYS</sub>        |                                                               |     | 700 |     | mV              |
| VCC regulator                                  | V <sub>CC</sub>            |                                                               | 4.6 | 5   | 5.4 | V               |
| VCC load regulation                            |                            | I <sub>cc</sub> = 5 mA                                        |     | 2   |     | %               |
| Soft-start current                             | I <sub>SS</sub>            |                                                               | 8   | 11  | 14  | μA              |
| Thermal shutdown (7)                           |                            |                                                               |     | 150 |     | °C              |
| Thermal hysteresis (7)                         |                            |                                                               |     | 20  |     | °C              |

NOTES:

6) Not tested in production. Guaranteed by over-temperature correlation.

7) Guaranteed by design.



### **TYPICAL CHARACTERISTICS**

Performance waveforms are tested on the evaluation board of the design example section.  $V_{IN}$  = 12 V,  $V_{OUT}$  = 3.3 V, L = 3.3  $\mu$ H, T<sub>A</sub> = 25°C, unless otherwise noted.



#### FB Voltage vs. Temperature



www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2015 MPS. All Rights Reserved.



# **TYPICAL PERFORMANCE CHARACTERISTICS**

Performance waveforms are tested on the evaluation board of the design example section.  $V_{IN} = 12 \text{ V}, \text{ V}_{OUT} = 3.3 \text{ V}, \text{ L} = 3.3 \mu\text{H}, \text{ T}_{A} = 25^{\circ}\text{C}, \text{ unless otherwise noted.}$ 





## **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

Performance waveforms are tested on the evaluation board of the design example section.  $V_{IN}$  = 12 V,  $V_{OUT}$  = 3.3 V, L = 3.3  $\mu$ H, T<sub>A</sub> = 25°C, unless otherwise noted.









### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

Performance waveforms are tested on the evaluation board of the design example section.  $V_{IN}$  = 12 V,  $V_{OUT}$  = 3.3 V, L = 3.3  $\mu$ H, T<sub>A</sub> = 25°C, unless otherwise noted.





# **PIN FUNCTIONS**

| Package<br>Pin # | Name    | Description                                                                                                                                                                                                                                                                                                                                                                               |  |
|------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                | SS      | <b>Soft start</b> . Connect an external capacitor to program the soft-start time for the switch mode regulator.                                                                                                                                                                                                                                                                           |  |
| 2                | IN      | <b>Supply voltage.</b> IN supplies power for the internal MOSFET and regulator. The MP2235S operates from a +4.5 V to +16 V input rail. IN requires a low ESR and low-inductance capacitor (C1) to decouple the input rail. Place the input capacitor very close to IN and connect it with wide PCB traces and multiple vias.                                                             |  |
| 3                | SW      | <b>Switch output.</b> Connect SW to the inductor and bootstrap capacitor. SW is driven up to $V_{IN}$ by the high-side switch during the PWM duty cycle on time. The inductor current drives SW negative during the off time. The on resistance of the low-side switch and the internal body diode fixes the negative voltage. Connect SW using wide PCB traces and multiple vias.        |  |
| 4                | GND     | <b>System ground.</b> GND is the reference ground of the regulated output voltage. PCB layout requires extra care. For best results, connect to GND with copper and vias.                                                                                                                                                                                                                 |  |
| 5                | BST     | <b>Bootstrap.</b> Requires a capacitor connected between SW and BST to form a floating supply across the high-side switch driver.                                                                                                                                                                                                                                                         |  |
| 6                | EN/SYNC | <b>Enable.</b> EN=high to enable the MP2235S. Apply an external clock to change the switching frequency. For automatic start-up, connect EN to $V_{IN}$ with a 100 k $\Omega$ resistor.                                                                                                                                                                                                   |  |
| 7                | VCC     | <b>Internal 5 V LDO output.</b> VCC powers the driver and control circuits. Decouple with a 0.1 $\mu$ F to 0.22 $\mu$ F capacitor. Do NOT use a capacitor $\geq$ 0.22 $\mu$ F.                                                                                                                                                                                                            |  |
| 8                | FB      | <b>Feedback.</b> Connect FB to the tap of an external resistor divider from the output to GND to set the output voltage. The frequency foldback comparator lowers the oscillator frequency when the FB voltage is below 400 mV to prevent current limit runaway during a short-circuit fault. Place the resistor divider as close to FB as possible. Avoid placing vias on the FB traces. |  |

# FUNCTIONAL BLOCK DIAGRAM



Figure 1—Functional block diagram



### **OPERATION**

The MP2235S is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a compact solution that achieves a 3 A continuous output current with excellent load and line regulation over a 4.5 V to 16 V input supply range.

The MP2235S has three working modes: advanced asynchronous modulation (AAM) mode, discontinuous conduction mode (DCM), and continuous conduction mode (CCM). The load current increases as the device transitions from AAM mode to DCM to CCM.

#### **AAM Control Operation**

In a light-load condition, the MP2235S works in advanced asynchronous modulation (AAM) mode (see Figure 2). The  $V_{AAM}$  is an internal fixed voltage when the input and output voltages are fixed.  $V_{COMP}$  is the error-amplifier output (which represents the peak inductor-current information). When  $V_{COMP}$  is lower than  $V_{AAM}$ , the internal clock is blocked. This causes the MP2235S to skip pulses, achieving the light-load power save. Refer to AN032 for additional details.

The internal clock re-sets every time  $V_{COMP}$  is higher than  $V_{AAM}$ . Simultaneously, the high-side MOSFET (HS-FET) turns on and remains on until  $V_{ILsense}$  reaches the value set by  $V_{COMP}$ .

The light-load feature in this device is optimized for 12 V input applications.



Figure 2—Simplified AAM control logic

#### **DCM** Control Operation

The  $V_{COMP}$  ramps up as the output current increases. When its minimum value exceeds  $V_{AAM}$ , the device enters discontinuous conduction mode (DCM). In DCM, the internal

clock initiates the PWM cycle, the HS-FET turns on and remains on until  $V_{ILsense}$  reaches the value set by  $V_{COMP}$  (after a period of dead time), and the low-side MOSFET (LS-FET) turns on and remains on until the inductor-current value decreases to zero. The device repeats the same operation in every clock cycle to regulate the output voltage (see Figure 3).



Figure 3—DCM control operation

#### **CCM Control Operation**

The device enters continuous conduction mode (CCM) from DCM once the inductor current no longer drops to zero in a clock cycle. In CCM, the internal clock initiates the PWM cycle, the HS-FET turns on and remains on until  $V_{\text{ILsense}}$  reaches the value set by  $V_{\text{COMP}}$  (after a period of dead time), and the LS-FET turns on and remains on until the next clock cycle begins. The device repeats the same operation in every clock cycle to regulate the output voltage.

If  $V_{\text{ILsense}}$  does not reach the value set by  $V_{\text{COMP}}$  within 92 percent of one PWM period, the HS-FET is forced off.

#### Internal Regulator

A 5 V internal regulator powers most of the internal circuitries. This regulator takes  $V_{IN}$  and operates in the full  $V_{IN}$  range. When  $V_{IN}$  exceeds 5 V, the output of the regulator is in full regulation. When  $V_{IN}$  is less than 5 V, the output decreases, and the part requires a 0.1  $\mu$ F ceramic decoupling capacitor.

#### Error Amplifier (EA)

The error amplifier compares the FB voltage to the internal 0.804 V reference ( $V_{REF}$ ) and outputs a current proportional to the difference between the two. This output current then charges or discharges the internal compensation network to form the COMP



voltage, which controls the power MOSFET current. The optimized internal compensation network minimizes the external component count and simplifies the control loop design.

#### **Enable/SYNC Control**

EN/SYNC is a digital control pin that turns the regulator on and off. Drive EN high to turn on the regulator, drive EN low to turn off the regulator. An internal 1 M $\Omega$  resistor from EN/SYNC to GND allows EN/SYNC to be floated to shut down the chip. EN/SYNC is clamped internally using a 6.5 V Zener diode (see Figure 4). Connecting the EN input pin through a pull-up resistor to the voltage on IN limits the EN input current to less than 100 µA.

For example, with 12 V connected to IN,  $R_{PULLUP} \ge (12 \text{ V} - 6.5 \text{ V}) \div 100 \ \mu\text{A} = 55 \ \text{k}\Omega.$ 

Connecting EN directly to a voltage source without a pull-up resistor requires limiting the amplitude of the voltage source to  $\leq 6$  V to prevent damage to the Zener diode (see Figure 4).



Figure 4—6.5 V Zener diode connection

For external clock synchronization, connect a clock with a frequency range between 300 kHz and 2 MHz 2 ms after the output voltage is set: The internal clock rising edge synchronizes with the external clock rising edge. Select an external clock signal with a pulse width less than 1  $\mu$ s.

### Under-Voltage Lockout (UVLO)

The MP2235S has under-voltage lockout protection (UVLO). When the VCC voltage exceeds the UVLO rising threshold voltage, the device begins to power-up. It shuts off when the VCC voltage drops below the UVLO falling threshold voltage. This is non-latch protection.

The MP2235S is disabled when the input voltage falls below 3.2 V, typically. If an application requires a higher under-voltage lockout (UVLO) threshold, use EN to adjust the

input voltage UVLO by using two external resistors (see Figure 5). For best results, set the UVLO falling threshold (VSTOP) above 4.5 V using the enable resistors. Set the rising threshold (VSTART) to provide enough hysteresis to allow for input-supply variations.



Figure 5—Adjustable UVLO

### Soft-Start (SS)

Adjust the soft-start time by connecting a capacitor from SS to ground. When the soft-start begins, an internal 11  $\mu$ A current source charges the external capacitor. The soft-start capacitor connects to the non-inverting input of the error amplifier. The soft-start period continues until the voltage on the soft-start capacitor exceeds the 0.804 V reference. Then the non-inverting amplifier takes the reference voltage as the input. Use Equation (1) to calculate the soft-start time:

$$t_{ss}(ms) = \frac{0.804V \times Css(nF)}{11\mu A}$$
(1)

#### **Over-Current-Protection (OCP) and Hiccup**

The MP2235S has a cycle-by-cycle overcurrent limit when the inductor current peak value exceeds the set current limit threshold. Meanwhile, the output voltage drops until V<sub>FB</sub> is below the under-voltage (UV) threshold (50 percent below the reference, typically). Once UV is triggered, the MP2235S enters hiccup mode to re-start the part periodically. This protection mode is useful when the output is dead shorted to ground, greatly reducing the average short-circuit current to alleviate thermal issues and protect the regulator. The MP2235S exits hiccup mode once the over-current condition is removed.

www.MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2015 MPS. All Rights Reserved.



#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the die temperature exceeds 150°C, the entire chip shuts down. When the temperature drops below its lower threshold (130°C, typically), the chip is enabled again.

#### **Floating Driver and Bootstrap Charging**

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection. This UVLO's rising threshold is 2.2 V with a hysteresis of 150 mV. The bootstrap capacitor voltage is regulated internally by V<sub>IN</sub> through D1, M1, R3, C4, L1, and C2 (see Figure 6). If V<sub>IN</sub>-V<sub>SW</sub> exceeds 5 V, U1 regulates M1 to maintain a 5 V BST voltage across C4. A 20  $\Omega$  resistor placed between the SW and BST capacitors is strongly recommended to reduce SW spike voltage.



Figure 6—Internal bootstrap charging circuit

#### Start-Up and Shutdown

If both  $V_{IN}$  and  $V_{EN}$  exceed their respective thresholds, the chip starts up. The reference block starts first, generating stable reference voltage and currents, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries.

Three events can shut down the chip:  $V_{\text{EN}}$  low,  $V_{\text{IN}}$  low, and thermal shutdown. During the shutdown procedure, the signal path is blocked first to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.



## **APPLICATION INFORMATION**

#### Setting the Output Voltage

The external resistor divider sets the output voltage (see Typical Application on page 1).

Choose R1 around 40 k $\Omega$  for V<sub>OUT</sub> > 1.2 V, R2 is then given using Equation (2):

$$R2 = \frac{R1}{\frac{V_{out}}{0.804V} - 1}$$
 (2)

The T-type network is highly recommended (see Figure 7).



Figure 7—T-type network

Table 1 lists the recommended resistor and compensation values for common output voltages.

Table 1—Resistor selection for common output voltages<sup>(8)</sup>

| Voltages                |         |         |         |
|-------------------------|---------|---------|---------|
| V <sub>out</sub><br>(V) | R1 (kΩ) | R2 (kΩ) | Rt (kΩ) |
| 1                       | 20.5    | 84.5    | 34      |
| 1.2                     | 30.1    | 61.9    | 24      |
| 1.8                     | 40.2    | 32.4    | 15      |
| 2.5                     | 40.2    | 19.1    | 6.8     |
| 3.3                     | 40.2    | 13      | 5.6     |
| 5                       | 40.2    | 7.68    | 2       |

#### NOTES:

8) The recommended parameters are based on an 800 kHz switching frequency; a different input voltage, output inductor value, and output capacitor value may affect the selection of R1, R2, and Rt. For additional component parameters, please refer to the "Typical Application Circuits" section on page 17 and page 18.

#### Selecting the Inductor

Use an inductor (1  $\mu$ H to 22  $\mu$ H) with a DC current rating at least 25 percent higher than the maximum load current for most applications. For highest efficiency, use an inductor with a DC resistance less than 15 m $\Omega$ . For most designs, the inductance value can be derived from Equation (3):

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$
(3)

Where  $\Delta I_L$  is the inductor ripple current.

Choose the inductor ripple current to be approximately 30 percent of the maximum load current. The maximum inductor peak current is calculated using Equation (4):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$
(4)

Use a larger inductor for improved efficiency under light-load conditions—below 100 mA.

#### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous, therefore it requires a capacitor to supply the AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Use ceramic capacitors with X5R or X7R dielectrics for best results because of their low ESR and small temperature coefficients. For most applications, use a 22  $\mu$ F capacitor.

Since C1 absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated using Equation (5) and Equation (6):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(5)

The worst case condition occurs at  $V_{\text{IN}}$  =  $2V_{\text{OUT}},$  where:

$$I_{C1} = \frac{I_{LOAD}}{2}$$
(6)

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g. 0.1  $\mu$ F) placed as close to the IC as possible. When using ceramic capacitors,



make sure that they have enough capacitance to provide sufficient charge in order to prevent excessive voltage ripple at the input. The input voltage ripple caused by capacitance can be estimated using Equation (7):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{S} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(7)

#### Selecting the Output Capacitor

The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low ESR electrolytic capacitors. For best results, use low ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (8):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$
(8)

Where  $L_1$  is the inductor value and  $R_{ESR}$  is the equivalent series resistance (ESR) value of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and the capacitance causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{s}}^{2} \times L_{1} \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$
(9)

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
(10)

The characteristics of the output capacitor affect the stability of the regulation system. The MP2235S can be optimized for a wide range of capacitance and ESR values.

#### **External Bootstrap Diode**

In particular conditions, the BST voltage may become insufficient. During these conditions, an external bootstrap diode can enhance the efficiency of the regulator and avoid insufficient BST voltage at light-load PFM operation. Insufficient BST voltage is more likely to occur during either of the following conditions:

- V<sub>OUT</sub> is 5 V or 3.3 V; or
- the duty cycle is high:  $D = \frac{V_{OUT}}{V_{IN}} > 65\%$

If the BST voltage is insufficient, the output ripple voltage may become extremely large during a light-load condition. If this occurs, add an external BST diode from VCC to BST (see Figure 8).



Figure 8—Optional external bootstrap diode to enhance efficiency

The recommended external BST diode is IN4148, and the BST capacitor value is 0.1  $\mu F$  to 1  $\mu F.$ 

#### PCB Layout Guidelines<sup>(9)</sup>

Efficient PCB layout is critical to achieve stable operation, especially for VCC capacitor and input capacitor placement. For best results, refer to Figure 9 and follow the guidelines below:

- 1. Use a large ground plane directly connected to GND. Add vias near GND if the bottom layer is ground plane.
- 2. Place the VCC capacitor as close as possible to the chip VCC and GND. Make the trace length of VCC pin to the VCC capacitor anode to the VCC capacitor cathode to the chip GND as short as possible.
- 3. Place the ceramic input capacitor close to IN and GND. Keep the connection of the input capacitor and IN as short and wide as possible.
- 4. Route SW and BST away from sensitive analog areas such as FB.
- 5. Place the T-type feedback resistor (R5) close to the chip to ensure the trace (which connects to FB) is as short as possible.

#### NOTES:

9) The recommended layout is based on Figure 10 on page 17.





#### Top Layer



Bottom Layer
Figure 9—Recommended PCB layout

#### **Design Example**

Table 2 is a design example following the application guidelines for the following specifications:

| Table | 2—Design | example |
|-------|----------|---------|
|-------|----------|---------|

|                  | 0 1   |
|------------------|-------|
| V <sub>IN</sub>  | 12 V  |
| V <sub>OUT</sub> | 3.3 V |
| Ι <sub>ουτ</sub> | 3 A   |

The detailed application schematic is shown in Figure 11. The typical performance and circuit waveforms have been shown in the "Typical Performance Characteristics" section. For more device applications, please refer to the related evaluation board datasheets.



# **TYPICAL APPLICATION CIRCUITS**







Figure 15—12V<sub>IN</sub>, 1 V/3 A output



### PACKAGE INFORMATION

**TSOT23-8** 



TOP VIEW



#### **RECOMMENDED LAND PATTERN**



FRONT VIEW



SIDE VIEW



DETAIL "A"

#### <u>NOTE:</u>

 ALL DIMENSIONS ARE IN MILLIMETERS.
 PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
 PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
 LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
 JEDEC REFERENCE IS MO-193, VARIATION BA.
 DRAWING IS NOT TO SCALE.
 PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.